

# Linda E. M. Brackendury



95 d

# Design of VLSI Systems

## . M. Brackenbury

3

ent of Computer Science networker University



#### C Linda E. M. Brackenbury 1987

All rights reserved. No reproduction, copy or transmission of this publication my be made without written permission.

No paragraph of this publication my be reproduced, copied ro transmitted save with written permission or in accordance with the provisions of the Copyright Act 1956 (as amended)

Any person who does any unauthorised act in relation to this publication may be liable to criminal prosecution and civil claims for damages.

#### FIRST PUBLISHED 1987 NEW EDITION 2002 - 03

Published by MACMILLAN EDUCATION LTD Houndmills, Basingstoke, Hampshire RG21 2XS and London Companies and representatives throughout the world

Typeset by TeeSet Ltd. Wallington, Surrey

Printed in Hong Kong

british Libary Cataloguing in Publication Data Brackenbury, Linda
Design of VLSI Systems: a practical introduction. -(Macmillan computer science series)
1. Integrated circuits - Very large scale integration- Design and construction-Data processing
1. Title
621,395 TK7874

ISBN 0-333-40821-7 ISBN 0-333-40822-5pbk

# FOR my sons Richard and David

### Preface

The wider availability of fabrication facilities has led to an increasing number of computer scientists and engineers wishing to learn about and participate in the design of silicon chips. This book aims to provide an introduction to all the stages involved in committing a design on to silicon, ranging from system considerations and logic circuits to the design of these circuits on each layer of silicon and their fabrication.

The material is largely based on lectures given to second and third year undergraduates in the Department of Computer Science at Manchester University and aims to provide not only an understanding of the principles of the design procedure but also to maintain a practical approach. It is intended that the text should equip the first-time chip designer with the confidence and competence to attempt to produce a working integrated circuit.

Consistent with these aims, the text concentrates on safe design techniques. Also, in the interests of clarity and an improved appreciation of the principles involved, design features are usually discussed with reference to a particular example. The use of rigorous mathematics is avoided, since the accurate analysis of circuits is long and complex and often tends to obscure the essential principles.

Only an elementary knowledge of electrical fundamentals is assumed. The text should therefore be suitable for undergraduate and postgraduate students in electronic and computer engineering and allied disciplines. It is also hoped that the material will prove to be useful to those actively involved in chip design.

I have gained much experience from undertaking a chip design. In this respect, I should like to thank Professor D. B. G. Edwards in the Computer Science Department at Manchester University for his interest and encouragement. I am also grateful to the Science and Engineering Research Council for the use of their facilities. Finally, a word of appreciation to my husband, Allan, for his help in the preparation of this text.

### Contents

| • | •                            |                                                        | ſ      |  |
|---|------------------------------|--------------------------------------------------------|--------|--|
| 1 | Introduction                 |                                                        |        |  |
|   | 1.1                          | Integrated circuit trends                              | 1      |  |
|   | 1.2                          | Choice of technology                                   | 1      |  |
|   | 1.3                          | Design approaches                                      | 1<br>3 |  |
|   | 1.4                          | The design process                                     | 4      |  |
|   | 1.5                          | Organisation and notation                              | 6      |  |
|   | 1.6                          | Further reading                                        | 7      |  |
| 2 | MOS                          | Devices and Basic Circuits                             | 8      |  |
|   | 2.1                          | The MOS structure                                      | 8      |  |
|   | 2.2                          | Conduction                                             | 10     |  |
|   | 2.3                          | Threshold voltage                                      | 11     |  |
|   | 2.4                          | Ids versus Vds characteristic for NMOS devices         | 13     |  |
|   | 2.5                          | Characteristic equation for PMOS devices               | 17     |  |
|   | 2.6                          | Principles of inverters                                | 18     |  |
|   | 2.7                          | NMOS inverter with a resistor load                     | . 20   |  |
|   | 2.8                          | NMOS inverter with an NMOS enhancement transistor load | 21     |  |
|   | 2.9                          | NMOS inverter with an NMOS depletion transistor load   | 23     |  |
|   |                              | Edge times for NMOS inverter with a depletion load     | 25     |  |
|   |                              | Ratioed and ratioless design                           | 29     |  |
|   |                              | The CMOS inverter                                      | 30     |  |
|   | 2.13                         | NMOS pass transistors                                  | 36     |  |
|   |                              | Ratioless NMOS inverter                                | 38     |  |
|   |                              | CMOS pass gate                                         | 39     |  |
|   |                              | Buffer circuits                                        | 40     |  |
|   | 2,17                         | Further reading                                        | 44     |  |
| 3 | Fabrication and Design Rules |                                                        |        |  |
|   | 3.E                          | The MOS process                                        | 45     |  |
|   | 3.2                          | NMOS processing                                        | 47     |  |
|   | 3.3                          | The CMOS process                                       | 50     |  |
|   | 3.4                          | Yield                                                  | \$2    |  |
|   | 3.5                          | Electrical parameters                                  | 53     |  |

| Со | πf | er | 1l | 1 |
|----|----|----|----|---|
|    |    |    | •• | - |

|   |     | A . 1                                              | 56    |
|---|-----|----------------------------------------------------|-------|
|   | 3.6 | Scaling .                                          | 58    |
|   | 3.7 | Design rules                                       | 62    |
|   | 3.8 | Stick diagrams                                     | + =   |
|   | 3.9 | Further reading                                    | 63    |
| 4 | MOS | 64                                                 |       |
| • | 4.1 | . 64                                               |       |
|   | 4.2 | Combinational and sequential logic<br>Random logic | 65    |
|   | 4.3 | Pass transistor array                              | 70    |
|   | 4.4 | •                                                  | 72    |
|   | 4.5 | · · · · · · · · · · · · · · · · · · ·              | 78    |
|   |     | Dynamic flip flops                                 | 86    |
|   | 4.7 | • • •                                              | 94    |
|   | 4.8 |                                                    | 103   |
|   | _   |                                                    | . 104 |
| 5 | •   | em Considerations                                  | 104   |
|   | 5.1 | System to logic translation                        | 104   |
|   | 5.2 | Full custom and semi-custom design                 | 106   |
|   | 5.3 | Control                                            | 108   |
|   | 5.4 | Timing                                             | 114   |
|   | 5.5 | Testability                                        | 118   |
|   | 5.6 | Further reading                                    | 124   |
| 6 | A D | 127                                                |       |
| - | 6.1 | System specification                               | 127   |
|   | 6.2 | Architecture                                       | 129   |
|   | 6.3 | Logic design                                       | 132   |
|   | 6.4 |                                                    | 136   |
|   | 6.5 | Layout, placement and interconnections             | 141   |
|   | 6.6 | Fabrication and testing                            | 147   |
|   | 0.0 | Langeron and feature                               | ••    |

Index

151